ASIC / Back-End Digital Design Engineer
- 1万-3万/年
- 上海
- |
- 1-3年
- |
- 本科
- |
- 全职
职位诱惑: 年终奖金,五险一金,老板nice,股票期权,技术领先,成长空间大,技能培训
发布时间: 2019-07-05发布
职位描述
Job description:
- This position is for a digital/ASIC design engineer to build next-generation photonic SoC chipsets.
- Handle many aspects of ASIC design flow including: RTL coding/Verification, Synthesis, DFT, STA and P&R (for backend designer).
- Participate in chip debug, validation, and marketing specifications.
Qualifications:
- BSEE with minimum 3-year experience or MSEE with minimum 1-year experience of digital experience.
- Excellent knowledge of ASIC design, such as arithmetic structure (addition, multiplication), timing analysis, DFT, meta-stability, etc.
- Fundamental understanding of standard signal processing, such as FIR/IIR filter structure and decimation.
- Desired usage experience of mainstream industry-standard EDA tools, such as VCS/NC, Design Compiler, PrimeTime, Formality/ Conformal and Tetramax/DFT compiler.
- Experience in several vertical aspects of ASIC design (front-end and back-end) will be a great plus.
- Experience in bus design (I2C, AHB/APB/AXI), datapath design (Filter, correlation or Cordic) and logic control (PCS or MAS) is a plus.
- Experience in metrics-driven verification methodology (System-Verilog/UVM based) is a plus.
- Experience in mixed-signal SOC design is a plus.
- Experience in perl/python/tcl scripts is a plus.
职位发布者
Photonic HR
简历处理用时
简历及时处理率
光梓信息科技(上海)有限公司
领域: 通信网络
规模: 0-50人
主页: http://www.photonic-tech.com
工作地址:
上海市浦东新区亮秀路112号Y1座710
查看完整地图